JPS6217859B2 - - Google Patents

Info

Publication number
JPS6217859B2
JPS6217859B2 JP1618381A JP1618381A JPS6217859B2 JP S6217859 B2 JPS6217859 B2 JP S6217859B2 JP 1618381 A JP1618381 A JP 1618381A JP 1618381 A JP1618381 A JP 1618381A JP S6217859 B2 JPS6217859 B2 JP S6217859B2
Authority
JP
Japan
Prior art keywords
pattern
lead
copper foils
film substrate
back plane
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
JP1618381A
Other languages
English (en)
Japanese (ja)
Other versions
JPS57130458A (en
Inventor
Yoshio Miura
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Sanyo Denki Co Ltd
Original Assignee
Sanyo Denki Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sanyo Denki Co Ltd filed Critical Sanyo Denki Co Ltd
Priority to JP1618381A priority Critical patent/JPS57130458A/ja
Priority to GB8200313A priority patent/GB2093401B/en
Priority to DE3201133A priority patent/DE3201133A1/de
Publication of JPS57130458A publication Critical patent/JPS57130458A/ja
Publication of JPS6217859B2 publication Critical patent/JPS6217859B2/ja
Granted legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/02Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding
    • H05K3/022Processes for manufacturing precursors of printed circuits, i.e. copper-clad substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49534Multi-layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49572Lead-frames or other flat leads consisting of thin flexible metallic tape with or without a film carrier
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/93Batch processes
    • H01L24/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L24/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4912Layout
    • H01L2224/49171Fan-out arrangements

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Parts Printed On Printed Circuit Boards (AREA)
  • Wire Bonding (AREA)
JP1618381A 1981-01-17 1981-02-04 Film substrate structure Granted JPS57130458A (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
JP1618381A JPS57130458A (en) 1981-02-04 1981-02-04 Film substrate structure
GB8200313A GB2093401B (en) 1981-01-17 1982-01-06 Composite film
DE3201133A DE3201133A1 (de) 1981-01-17 1982-01-15 Verbundschichtanordnung, insbesondere zur verwendung in einer halbleiteranordnung sowie verfahren zu deren herstellung

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP1618381A JPS57130458A (en) 1981-02-04 1981-02-04 Film substrate structure

Publications (2)

Publication Number Publication Date
JPS57130458A JPS57130458A (en) 1982-08-12
JPS6217859B2 true JPS6217859B2 (en]) 1987-04-20

Family

ID=11909395

Family Applications (1)

Application Number Title Priority Date Filing Date
JP1618381A Granted JPS57130458A (en) 1981-01-17 1981-02-04 Film substrate structure

Country Status (1)

Country Link
JP (1) JPS57130458A (en])

Also Published As

Publication number Publication date
JPS57130458A (en) 1982-08-12

Similar Documents

Publication Publication Date Title
KR100524437B1 (ko) 반도체 장치, 반도체 장치용 기판 및 이들의 제조방법 및 전자기기
US4417170A (en) Flexible circuit interconnect for piezoelectric element
JP3337480B2 (ja) 電気的接続部形成装置
KR970010149B1 (ko) 전자적 모듈용의 회로를 제공하도록 된 테이프 및 그 제조방법
JP2003338587A5 (en])
US6469371B2 (en) Non-contact type IC card and process for manufacturing same
US4621278A (en) Composite film, semiconductor device employing the same and method of manufacturing
TWI232073B (en) Flexible wired circuit board
US5119272A (en) Circuit board and method of producing circuit board
JPH11176885A (ja) 半導体装置及びその製造方法、フィルムキャリアテープ、回路基板並びに電子機器
KR100346899B1 (ko) 반도체장치 및 그 제조방법
JPS6217859B2 (en])
JPS6256656B2 (en])
JP4249885B2 (ja) プリント回路板の製造方法
GB2093401A (en) Composite film
JPS58130582A (ja) デイスプレイ装置
JPS6347157B2 (en])
JPS6155247B2 (en])
JPS6152977B2 (en])
JPS6217858B2 (en])
KR850001541B1 (ko) 양면 프린트 기관과 그 다량 접속방법
JPS6220694B2 (en])
JP2782870B2 (ja) リードフレーム
JP2000294905A (ja) パッケージ用配線板の製造方法
JP4455935B2 (ja) 配線板の製造方法